# 32,768 WORD × 8 Bit CMOS Static RAM

#### **FEATURES**

- Fast Access Time: 70, 85, 100, 120ns (Max.)
- · Low Power Dissipation

Standby (CMOS):  $10\mu W$  (Typ.) L-Version

5μW (Typ.) LL-Version

: 35mW/1MHz (Max.)

Single 5V ± 10% Power Supply

- . TTL Compatible Inputs and Outputs
- Fully Static Operation

No clock or refresh required

Three State Outputs

Operating

- . Low Data Retention Voltage: 2V (Min.)
- Standard Pin Configuration

KM62256BLP/BLP-L : 28-DIP-600B KM62256BLG/BLG-L : 28-SOP-450 KM62256BLS/BLS-L : 28-DIP-300 KM62256BLTG/BLTG-L : 28-TSOP1-0813.4F

KM62256BLRG/BLRG-L: 28-TSOP1-0813.4R

**GENERAL DESCRIPTION** 

The KM62256BL/BL-L is a 262,144-bit high-speed Static Random Access Memory organized as 32,768 words by 8 bits.

The device is fabricated using Samsung's advanced CMOS process with polyresistors.

The KM62256BL/BL-L has an output enable input for precise control of the data outputs.

It also has a chip enable input for the minimum current power down mode.

The KM62256BL/BL-L has been designed for high speed and low power application. It is particularly well suited for battery back-up nonvolatile memory application.

# FUNCTIONAL BLOCK DIAGRAM

# 

### PIN CONFIGURATIONS

| Pin Name                           | Pin Function                    |
|------------------------------------|---------------------------------|
| A <sub>0</sub> -A <sub>14</sub>    | Address Inputs                  |
| WE                                 | Write Enable Input              |
| <u>CS</u>                          | Chip Select Input               |
| ŌĒ                                 | Output Enable Input             |
| 1/O <sub>1</sub> -1/O <sub>8</sub> | Data Inputs/Outputs             |
| V <sub>cc</sub>                    | Power (+5V)                     |
| V <sub>SS</sub>                    | Ground                          |
| N.C.                               | No Connection<br>(32-TSOP only) |

# PIN CONFIGURATIONS (Top View)

#### 28-pin TSOP (0813.4)





#### **ABSOLUTE MAXIMUM RATINGS\***

| Item                                  | Symbol    | Rating                    | Unit |
|---------------------------------------|-----------|---------------------------|------|
| Voltage on Any Pin Relative to Vss    | VIN, VOUT | -0.5 to Vcc +5.5          | V    |
| Voltage on Vcc Supply Relative to Vss | Vcc       | -0.5 to 7.0               | ٧    |
| Power Dissipation                     | Po        | 1.0                       | W    |
| Storage Temperature                   | Tstg      | -65 to 150                | °C   |
| Operating Temperature                 | TA        | 0 to 70                   | °C   |
| Soldering Temperature and Time        | Tsolder   | 260° C, 10 sec(Lead only) |      |

<sup>\*</sup> Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### RECOMMENDED OPERATING CONDITIONS (TA=0 to 70°C)

| Item               | Symbol | Min   | Тур | Max     | Unit |
|--------------------|--------|-------|-----|---------|------|
| Supply Voltage     | Vcc    | 4.5   | 5.0 | 5.5     | V    |
| Ground             | Vss    | 0     | 0   | 0       | V    |
| Input High Voltage | ViH    | 2.2   |     | Vcc+0.5 | V    |
| Input Low Voltage  | VIL    | -0.5* |     | 0.8     | V    |

<sup>\*</sup> VIL(min)=-3.0V for  $\leq 50$ ns pulse

#### DC AND OPERATING CHARACTERISTICS

(Ta=0 to 70°C, Vcc=5V $\pm$ 10%, unless otherwise specified)

| Item                           | Symbol | Test Condition                                                                                                                                            |            | Min | Тур* | Max | Unit |
|--------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|------|-----|------|
| Input Leakage Current          | lu     | Vin=Vss to Vcc                                                                                                                                            |            | -1  | _    | 1   | μA   |
| Output Leakage Current         | lLO    | CS=VIN or OE=VIH or WE=VIL, VI/O=                                                                                                                         | Vss to Vcc | -1  |      | 1   | μA   |
| Operation Power Supply Current | Icc    | CS=VIL, Vin=VIH or VIL<br>I/io=0mA                                                                                                                        | _          | 7   | 15   | mA  |      |
| Average Operating              | Icc1   | Cycle Time=1 $\mu$ S, 100% Duty $\overline{\text{CS}} \leq$ 0.2V, V <sub>IL</sub> $\leq$ 0.2V V <sub>IH</sub> $\geq$ V <sub>CC</sub> -0.2V, I $\nu$ O=0mA |            |     | i    | 7   | mA   |
| Current Icc2                   |        | Min Cycle. 100% Duty CS=VIL, VIN=VIL or VIH II/O=0mA                                                                                                      |            |     | 45   | 70  | mA   |
| Standby Power                  | ISB    | CS=ViH                                                                                                                                                    |            | _   |      | 1   | mA   |
| Supply Current                 | ISB1   | CS≥Vcc-0.2V, Vin≥Vcc-0.2 or                                                                                                                               | L-Ver      | _   | 2    | 100 | μA   |
| Oupply Ourient Isl             | 1081   | Vin≤0.2V                                                                                                                                                  |            |     | 1    | 20  | μA   |
| Output Low Voltage             | Vol    | loL=2.1mA                                                                                                                                                 |            |     |      | 0.4 | ٧    |
| Output High Voltage            | Vон    | loн=-1.0mA                                                                                                                                                | 2.4        | _   |      | V   |      |

<sup>\*</sup>Typ: Vcc=5V, Ta=25° C



# CAPACITANCE (f = 1MHz, T<sub>A</sub> = 25°C)

| Item                     | Symbol           | Test Conditions       | Min | Max | Unit |
|--------------------------|------------------|-----------------------|-----|-----|------|
| Input Capacitance        | Cin              | V <sub>IN</sub> = 0V  |     | 6   | pF   |
| Input/Output Capacitance | C <sub>I/O</sub> | V <sub>1/O</sub> = 0V | _   | 8   | pF   |

Note: Capacitance is sampled and not 100% tested.

# **TEST CONDITIONS** ( $T_A = 0$ to $70^{\circ}$ C, $V_{CC} = 5V \pm 10\%$ , unless otherwise specified)

| Parameter                                | Value                          |
|------------------------------------------|--------------------------------|
| Input Pulse Level                        | 0.8 to 2.4V                    |
| Input Rise and Fall Times                | 5ns                            |
| Input and Output Timing Reference Levels | 1.5V                           |
| Output Loads                             | C <sub>L</sub> = 100pF + 1 TTL |



\* Including Scope and Jig Capacitance

#### **READ CYCLE**

| Parameter                       | Symbol          | KM62256BL-7<br>KM62256BL-7L |     | KM62256BL-8<br>KM62256BL-8L |     | KM62256BL-10<br>KM62256BL-10L |     | KM62256BL-12<br>KM62256BL-12L |     | Unit |
|---------------------------------|-----------------|-----------------------------|-----|-----------------------------|-----|-------------------------------|-----|-------------------------------|-----|------|
|                                 |                 | Min                         | Max | Min                         | Max | Min                           | Max | Min                           | Max |      |
| Read Cycle Time                 | t <sub>RC</sub> | 70                          |     | 85                          |     | 100                           |     | 120                           |     | ns   |
| Address Access Time             | taa             |                             | 70  |                             | 85  |                               | 100 |                               | 120 | ns   |
| Chip Select to Output           | too             |                             | 70  |                             | 85  |                               | 100 |                               | 120 | ns   |
| Output Enable to Valid Output   | toE             |                             | 35  |                             | 45  |                               | 50  |                               | 60  | ns   |
| Chip Select to Low-Z Output     | t <sub>LZ</sub> | 10                          |     | 10                          |     | 10                            |     | 10                            |     | ns   |
| Output Enable to Low-Z Output   | tolz            | 5                           | 1   | 5                           |     | 5                             |     | 5                             |     | ns   |
| Chip Disselect to High-Z Output | t <sub>HZ</sub> | 0                           | 30  | 0                           | 30  | 0                             | 35  | 0                             | 40  | ns   |
| Output Disable to High-Z Output | tonz            | 0                           | 30  | 0                           | 30  | 0                             | 35  | 0                             | 40  | ns   |
| Output Hold from Address Change | t <sub>oH</sub> | 5                           |     | 5                           |     | 10                            |     | 10                            |     | ns   |



#### WRITE CYCLE

| Parameter                     | Symbol           | KM62256BL-7<br>KM62256BL-7L |     | KM62256BL-8<br>KM62256BL-8L |     | KM62256BL-10<br>KM62256BL-10L |     | KM62256BL-12<br>KM62256BL-12L |             | Unit |
|-------------------------------|------------------|-----------------------------|-----|-----------------------------|-----|-------------------------------|-----|-------------------------------|-------------|------|
|                               |                  | Min                         | Max | Min                         | Max | Min                           | Max | Min                           | Max         |      |
| Write Cycle Time              | twc              | 70                          |     | 85                          |     | 100                           |     | 120                           |             | ns   |
| Chip Select to End of Write   | t <sub>cw</sub>  | 60                          |     | 75                          |     | 80                            |     | 85                            |             | ns   |
| Address Valid to End of Write | taw              | 60                          |     | 75                          |     | 80                            |     | 85                            |             | ns   |
| Address Set-up Time           | tas              | 0                           |     | 0                           |     | 0                             |     | 0                             |             | ns   |
| Write Pulse Width             | twe              | 50                          |     | 60                          |     | 60                            |     | 70                            |             | ns   |
| Write Recovery Time           | twe              | 0                           |     | 0                           |     | 0                             |     | 0                             | ALCO POLICE | ns   |
| Write to Output High-Z        | t <sub>whz</sub> | 0                           | 25  | 0                           | 30  | 0                             | 30  | 0                             | 40          | ns   |
| Data to Write Time Overlap    | t <sub>DW</sub>  | 30                          |     | 40                          |     | 40                            |     | 50                            |             | ns   |
| Data Hold from Write Time     | t <sub>DH</sub>  | 0                           |     | 0                           |     | 0                             |     | 0                             |             | ns   |
| End Write to Output Low-Z     | tow              | 5                           |     | 5                           | 1   | 5                             |     | 5                             |             | ns   |

# **TIMING DIAGRAMS**

# TIMING WAVEFORM OF READ CYCLE (1) (Address Controlled)

 $(\overline{CS} = \overline{OE} = V_{iL}, \ \overline{WE} = V_{iH})$ 



### TIMING WAVEFORM OF READ CYCLE (2)

 $(\overline{WE} = V_{IH})$  (Note 1, 2, 3, 4)



# TIMING WAVEFORM OF WRITE CYCLE (3)

(OE Clocked) (Note 5, 6, 7, 8)





#### TIMING WAVEFORM OF WRITE CYCLE (4)

(OE Low Fixed) (Note 5, 6, 7, 8, 9)



#### **Notes**

- t<sub>HZ</sub> and t<sub>OHZ</sub> are defined as the time at which the outputs achieve the open circuit condition and are not referenced to the V<sub>OH</sub> or V<sub>OL</sub> level.
- 2. At any given temperature and voltage condition  $t_{HZ}$  (max.) is less than  $t_{LZ}$  (min.) both for a given device and from device to device.
- 3. WE is high for read cycle.
- 4. Address valid prior to or coincident with CS transition Low.
- 5. A write occurs during the overlap  $(t_{WP})$  of a low  $\overline{CS}$  and  $\overline{WE}$ .
- 6. During this period, I/O pins are in the output state. The input signals out of phase must not applied.
- 7. CS or WE must be high during address transition state.
- 8. If  $\overline{OE}$  is high, I/O pins remain in a high-impedance state.
- 9.  $\overline{OE}$  is continuously low ( $\overline{OE} = V_{11}$ ).

# **FUNCTIONAL DESCRIPTION**

| ĊS | WE | ŌĒ | Mode           | I/O Pin          | V <sub>cc</sub> Current            |
|----|----|----|----------------|------------------|------------------------------------|
| Н  | Х* | Х  | Power Down     | High-Z           | I <sub>SB</sub> , I <sub>SB1</sub> |
| L  | Н  | Н  | Output Disable | High-Z           | loc                                |
| L  | Н  | L  | Read           | D <sub>out</sub> | lcc                                |
| L  | L  | Х  | Write          | D <sub>IN</sub>  | lcc                                |

<sup>\*</sup> X means Don't Care.

# DATA RETENTION CHARACTERISTICS (TA = 0 to 70°C)

| Parameter                          | Symbol           | Test Condit                                       | Min | Тур                 | Max | Unit |    |
|------------------------------------|------------------|---------------------------------------------------|-----|---------------------|-----|------|----|
| V <sub>cc</sub> for Data Retention | V <sub>DR</sub>  | CS≥V <sub>cc</sub> ~ 0.2V                         | 2.0 |                     | 5.5 | ٧    |    |
| Data Retention Current             | I <sub>DR</sub>  | V <sub>CC</sub> = 3.0V                            | L   |                     | 1   | 50*  | μΑ |
|                                    |                  | $V_{CC} = 3.0V$ $\overline{CS} \ge V_{CC} - 0.2V$ | L-L |                     | 0.5 | 10** | μΑ |
| Data Retention Set-up Time         | t <sub>SDR</sub> | See Data Retention<br>Waveforms (below)           |     | 0                   |     |      | กร |
| Recovery Time                      | t <sub>RDR</sub> |                                                   |     | t <sub>RC</sub> *** |     |      | ns |

<sup>\* 20</sup> $\mu$ A (Max.) at 0°C ~ 40°C

### DATA RETENTION WAVEFORM (CS Controlled)



<sup>\*\* 3</sup>µA (Max.) at 0°C~40°C

<sup>\*\*\*</sup> t<sub>RC</sub>: Read Cycle Time